# Computer Architecture

Introduction and Review

Prof. Aliaa Youssif



- **⊁**Logic Gates
- **⊁**Boolean Algebra
- >Map Specification
- >Combinational Circuits
- **⊁**lip-Flops
- >Sequential Circuits
- >Memory Components



#### **Digital Computers**

- Imply that the computer deals with digital information, i.e., it deals
  - with the information that is represented by binary digits
  - Why BINARY? instead of Decimal or other number system?
    - \* Consider electronic signal







Types of Basic Logic Blocks

- Combinational Logic Block
  Logic Blocks whose output logic value
  depends only on the input logic values
- Sequential Logic Block
  Logic Blocks whose output logic value
  depends on the input values and the
  state (stored information) of the blocks

Functions of Gates can be described by

- Truth Table
- Boolean Function
- Karnaugh Map Dr. Aliaa Youssif

COMBINATIONAL GATES

| Name                                    | Symbol     | Function                         | Truth Table                               |  |
|-----------------------------------------|------------|----------------------------------|-------------------------------------------|--|
| AND                                     | А X        | X = A • B<br>or<br>X = AB        | A B X<br>0 0 0<br>0 1 0<br>1 0 0<br>1 1 1 |  |
| OR                                      | А х        | X = A + B                        | A B X 0 0 0 0 1 1 1 1 1 1 1               |  |
| I                                       | A — X      | X = A                            | A X<br>0 1<br>1 0                         |  |
| Buffer                                  | A — X      | X = A                            | A   X<br>0   0<br>1   1                   |  |
| NAND                                    | А X        | X = (AB)'                        | A B X 0 0 1 0 1 1 1 1 1 0                 |  |
| NOR                                     | A X        | X = (A + B)'                     | A B X 0 0 1 0 1 0 1 0 1 1 0 1 0           |  |
| XOR<br>Exclusive OR                     | <u>а</u> х | X = A ⊕ B<br>or<br>X = A'B + AB' | A B X 0 0 0 0 1 1 1 1 1 1 0               |  |
| XNOR<br>Exclusive NOR<br>or Equivalence | А X        | X = (A ⊕ B)' or X = A'B'+ AB     | A B X<br>0 0 1<br>0 1 0<br>1 0 0<br>1 1 1 |  |

#### BOOLEAN ALGEBRA

#### **Boolean Algebra**

- \* Algebra with Binary(Boolean) Variable and Logic Operations
- \* Boolean Algebra is useful in Analysis and Synthesis of Digital Logic Circuits
  - Input and Output signals can be represented by Boolean Variables, and
  - Function of the Digital Logic Circuits can be represented by Logic Operations, i.e., Boolean Function(s)
  - From a Boolean function, a logic diagram can be constructed using AND, OR, and I

#### **Truth Table**

- \* The most elementary specification of the function of a Digital Logic Circuit is the Truth Table
  - Table that describes the Output Values for all the combinations of the Input Values, called *MINTERMS*
  - n input variables → 2<sup>n</sup> minterms<sup>sif</sup>

## LOGIC CIRCUIT DESIGN



| X | у | Z | F |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 |

$$F = x + y'z$$



### BASIC IDENTITIES OF BOOLEAN ALGEBRA

[1] 
$$x + 0 = x$$
  
[3]  $x + 1 = 1$   
[5]  $x + x = x$   
[6]  $x \cdot x = x$   
[7]  $x + x' = 1$   
[8]  $x \cdot X' = 0$   
[9]  $x + y = y + x$   
[10]  $xy = yx$   
[11]  $x + (y + z) = (x + y) + z$   
[12]  $x(yz) = (xy)z$   
[13]  $x(y + z) = xy + xz$   
[14]  $x + yz = (x + y)(x + z)$   
[15]  $(x + y)' = x'y'$   
[16]  $(xy)' = x' + y'$ 

#### **Usefulness of this Table**

[15] and [16] : De Morgan's Theorem

- Simplification of the Boolean function
- Derivation of equivalent Boolean functions
   to obtain logic diagrams utilizing different logic gates
  - -- Ordinarily ANDs, ORs, and Inverters
  - -- But a certain different form of Boolean function may be convenient to obtain circuits with NANDs or NORs
    - → Applications of De Morgans Theorem

$$x'y' = (x + y)'$$
  $x'+ y'= (xy)'$   
I, AND  $\rightarrow$  NOR I, OR  $\rightarrow$  NAND



## **EQUIVALENT CIRCUITS**

#### Many different logic diagrams are possible for a given Function







## SIMPLIFICATION



#### **Simplification from Boolean function**

- Finding an equivalent expression that is least expensive to implement
- For a simple function, it is possible to obtain a simple expression for low cost implementation
- But, with complex functions, it is a very difficult task

Karnaugh Map (K-map) is a simple procedure for simplifying Boolean expressions.

Truth



## COMBINATIONAL LOGIC CIRCUITS

- Multiplexer
- Encoder
- Decoder
- Parity Checker
- Parity Generator
- > etc



# Selecting

- Selecting of data or information is a critical function in digital systems and computers
- Circuits that perform selecting have:
  - A set of information inputs from which the selection is made
  - □ A single output
  - □ A set of control lines for making the selection
- Logic circuits that perform selecting are called multiplexers

# 4-to-1-line Multiplexer





# 4-to-1-line Multiplexer





# Decoding

- Decoding the conversion of an *n*-bit input code to an *m*-bit output code with n ≤ m ≤ 2<sup>n</sup> such that each valid code word produces a unique output code
- Circuits that perform decoding are called decoders



## 2-to-4 Decoder



# w

## 2-to-4 Decoder with enable







## 2-to-4 Decoder with enable

| Ε | $A_1$ | $A_0$ | $D_0$ | $D_1$ | $D_2$ | $D_3$ |
|---|-------|-------|-------|-------|-------|-------|
| 0 | 0     | 0     | 0     | 1     | 1     | 7     |
| 0 | 0     | 1     | 1     | 0     | 1     | 1     |
| 0 | 1     | 0     | 1     | 1     | 0     | 1     |
| 0 | 1     | 1     | 1     | 1     | 1     | 0     |
| 1 | d     | d     | 1     | 1     | 1     | 1     |



## 3-to-8-line Decoder



# Decoder Expansion



# Decoder Expansion





# Encoding

- Encoding the opposite of decoding the conversion of an m-bit input code to a n-bit output code with  $n \le m \le 2^n$  such that each valid code word produces a unique output code
- Circuits that perform encoding are called encoders
- An encoder has 2<sup>n</sup> (or fewer) input lines and n output lines which generate the binary code corresponding to the input values

# Encoder



# Decimal-to-BCD Encoder





# **Octal-to-Binary Encoder**



## **Octal-to-Binary Encoder**

| Inputs         |                       |                |                |                |                |                | Outputs        |   |   |    |
|----------------|-----------------------|----------------|----------------|----------------|----------------|----------------|----------------|---|---|----|
| D <sub>0</sub> | <i>D</i> <sub>1</sub> | D <sub>2</sub> | D <sub>3</sub> | D <sub>4</sub> | D <sub>5</sub> | D <sub>6</sub> | D <sub>7</sub> | x | y | Z  |
| 1              | 0                     | 0              | 0              | 0              | 0              | 0              | 0              | 0 | 0 | () |
| 0              | 1                     | 0              | 0              | 0              | 0              | 0              | 0              | 0 | 0 | 1  |
| 0              | 0                     | 1              | 0              | 0              | 0              | 0              | 0              | 0 | 1 | () |
| 0              | 0                     | 0              | 1              | 0              | 0              | 0              | 0              | 0 | 1 | 1  |
| 0              | 0                     | 0              | 0              | 1              | 0              | 0              | 0              | 1 | 0 | 0  |
| 0              | 0                     | 0              | 0              | 0              | 1              | 0              | 0              | 1 | 0 | 1  |
| 0              | 0                     | 0              | 0              | 0              | 0              | 1              | 0              | 1 | 1 | 0  |
| 0              | 0                     | 0              | 0              | 0              | 0              | 0              | 1              | 1 | 1 | 1  |

$$x = D_4 + D_5 + D_6 + D_7$$
  $y = D_2 + D_3 + D_6 + D_7$   
 $z = D_1 + D_3 + D_5 + D_7$ 

Prof.Aliaa Youssif

## FLIP FLOPS

#### **Characteristics**

- 2 stable states
- Memory capability
- Operation is specified by a Characteristic Table



In order to be used in the computer circuits, state of the flip flop should have input terminals and output terminals so that it can be set to a certain state, and its state can be read externally.



### CLOCKED FLIP FLOPS

In a large digital system with many flip flops, operations of individual flip flops are required to be synchronized to a clock pulse. Otherwise, the operations of the system may be unpredictable.



Clock pulse allows the flip flop to change state only when there is a clock pulse appearing at the c terminal.

We call above flip flop a Clocked RS Latch, and symbolically as



operates when clock is high



operates when clock is low

## RS-LATCH WITH PRESET AND CLEAR

**INPUTS** 





## **D-LATCH**

#### **D-Latch**

Forbidden input values are forced not to occur by using an inverter between the inputs



## EDGE-TRIGGERED FLIP FLOPS

#### **Characteristics**

 State transition occurs at the rising edge or falling edge of the clock pulse



#### **Edge-triggered Flip Flops (positive)**



## POSITIVE EDGE-TRIGGERED

**D-Flip Flop S1** Q1 **S2** Q2 SR1 SR2 D-FF -C2 Q'Q2' **SR1** inactive SR2 active SR2 inactive SR2 inactive SR1 active SR1 active JK-Flip Flop **S1** Q1 S2 Q2 SR1 SR2 **C1 >** C2

**T-Flip Flop**: JK-Flip Flop whose J and K inputs are tied together to make T input. Toggles whenever there is a pulse on T input.

## CLOCK PERIOD

Clock period determines how fast the digital circuit operates. How can we determine the clock period?

Usually, digital circuits are sequential circuits which has some flip flops



Dr.Aliaa Youssif

# SEQUENTIAL ÇIRCUITS - Registers



#### **Shift Registers**



#### **Bidirectional Shift Register with Parallel Load**





# SEQUENTIUAL CIRCUITS - Counters





# SEQUENTIUAL CIRCUITS - Counters



words (byte, or n bytes)

N - 1

**Logical Organization** 

**Random Access Memory** 

- Each word has a unique address
- Access to a word requires the same time independent of the location of the word



Dr.Aliaa Youssif



#### Memory address

| Binary     | Decimal | Memory contents   |
|------------|---------|-------------------|
| 0000000000 | 0       | 10110101 01011100 |
| 0000000001 | 1       | 10101011 10001001 |
| 0000000010 | 2       | 00001101 01000110 |
|            |         | •                 |
|            |         | •                 |
|            |         | *                 |
|            |         | •                 |
|            | •       | *                 |
| 1111111101 | 1021    | 10011101 00010101 |
| 1111111110 | 1022    | 00001101 00011110 |
| 1111111111 | 1023    | 11011110 00100100 |

Contents of a 1024 × 16 Memory



16-Word by 1-Bit RAM Chip





# READ ONLY MEMORY(ROM)

#### **Characteristics**

- Perform read operation only, write operation is not possible
- Information stored in a ROM is made permanent during production, and cannot be changed
- Organization



n data output lines

Information on the data output line depends only on the information on the address input lines.



# READ ONLY MEMORY(ROM)



## TYPES OF ROM

#### **ROM**

- Store information (function) during production
- Mask is used in the production process
- Unalterable
- Low cost for large quantity production --> used in the final products

#### **PROM (Programmable ROM)**

- Store info electrically using PROM programmer at the user's site
- Unalterable
- Higher cost than ROM -> used in the system development phase
   -> Can be used in small quantity system

#### **EPROM (Erasable PROM)**

- Store info electrically using PROM programmer at the user's site
- Stored info is erasable (alterable) using UV light (electrically in some devices) and rewriteable
- Higher cost than PROM but reusable --> used in the system development phase. Not used in the system production due to reusability